

KHENTAWAS, FARRUKHNAGAR, GURGAON, HR

## Department:

## Academic Session: 2017-18 (Jan-June 2018)

## Lesson Plan for the Semester started w.e.f 08.01.2018

## Subject with code:COMPUTER ARCHITECTURE & ORGANIZATION(CSE-302-F)

Name of Faculty with designation : SAMEEKSHA KUKRETI

| Month   | Date & Day             | Sem-Class | Unit | Topic/Chapter covered                                                                              | Academic activity | Test / assignment            |
|---------|------------------------|-----------|------|----------------------------------------------------------------------------------------------------|-------------------|------------------------------|
| January | 08.01.2018<br>Monday   | IV-CSE-I  | 1    | Boolean algebra and Logic gates                                                                    |                   | Assignment of 02 Ques. given |
| January | 11.01.2018<br>Thursday | IV-CSE-I  | 1    | Combinational logic blocks(Adders, Multiplexers,<br>Encoders, de-coder),                           |                   | Assignment of 02 Ques. given |
| January | 12.01.2018<br>Friday   | IV-CSE-I  | 1    | Sequential logic blocks(Latches, Flip-Flops, Registers,<br>Counters) Store program control concept |                   | Assignment of 02 Ques. given |
| January | 15.01.2018Mond<br>ay   | IV-CSE-I  | 1    | Flynn's classification of computers (SISD, MISD, MIMD)                                             |                   | Assignment of 02 Ques. given |
| January | 18.01.2018<br>Thursday | IV-CSE-I  | 1    | Multilevel viewpoint of a machine: digital logic, micro architecture                               |                   | Assignment of 02 Ques. given |
| January | 19.01.2018<br>Friday   | IV-CSE-I  | 1    | ISA, operating systems                                                                             |                   | Assignment of 02 Ques. given |
| January | 25.01.2018<br>Thursday | IV-CSE-I  | 1    | High level language; structured organization; CPU, caches,                                         |                   | Assignment of 02 Ques. given |

| Month    | Date & Day             | Sem-Class | Unit | Topic/Chapter covered                                                                               | Academic activity | Test / assignment            |
|----------|------------------------|-----------|------|-----------------------------------------------------------------------------------------------------|-------------------|------------------------------|
| January  | 29.01.2018<br>Monday   | IV-CSE-I  | 1    | Main memory, secondary memory units & I/O;<br>Performance metrics; MIPS, MFLOPS.                    |                   | Assignment of 02 Ques. given |
| February | 01.02.2018<br>Thrusday | IV-CSE-I  | 2    | Instruction set based classification of processors (RISC,<br>CISC, and their comparison)            |                   | Assignment of 02 Ques. given |
| February | 02.02.2018<br>Friday   | IV-CSE-I  | 2    | Addressing modes: register, immediate, direct, indirect, indexed; Operations in the instruction set |                   | Assignment of 02 Ques. given |
| February | 05.02.2018<br>Monday   | IV-CSE-I  | 2    | Arithmetic and Logical, Data Transfer, Control Flow                                                 |                   | Assignment of 02 Ques. given |
| February | 08.02.2018<br>Thrusday | IV-CSE-I  | 2    | Instruction set formats (fixed, variable, hybrid);                                                  |                   | Assignment of 02 Ques. given |
| February | 09.02.2018<br>Friday   | IV-CSE-I  | 2    | Language of the machine: 8086 ; simulation using MSAM.                                              |                   | Assignment of 02 Ques. given |
| February | 19.02.2018<br>Monday   | IV-CSE-I  | 3    | CPU Architecture types (accumulator, register, stack, memory/ register)                             |                   | Assignment of 02 Ques. given |
| February | 22.02.2018<br>Thrusday | IV-CSE-I  | 3    | Register based CPU, Fetch-Decode-Execute cycle<br>(typically 3 to 5 stage)                          |                   | Assignment of 02 Ques. given |

| Month    | Date & Day             | Sem-Class | Unit | Topic/Chapter covered                                                                                       | Academic activity | Test / assignment            |
|----------|------------------------|-----------|------|-------------------------------------------------------------------------------------------------------------|-------------------|------------------------------|
| February | 23.02.2018<br>Friday   | IV-CSE-I  | 3    | Microinstruction sequencing                                                                                 |                   | Assignment of 02 Ques. given |
| February | 26.02.2018<br>Monday   | IV-CSE-I  | 3    | Implementation of control unit, The need for a memory hierarchy.                                            |                   | Assignment of 02 Ques. given |
| March    | 05.03.2018<br>Monday   | IV-CSE-I  | 3    | Pipelining(Enhancing performance with pipelining)                                                           |                   | Assignment of 02 Ques. given |
| March    | 08.03.2018<br>Thrusday | IV-CSE-I  | 3    | Cache, main memory and secondary memory                                                                     |                   | Assignment of 02 Ques. given |
| March    | 09.03.2018<br>Friday   | IV-CSE-I  | 3    | Memory parameters: access/ cycle time, cost per bit);<br>Main memory (Semiconductor RAM & ROM organization, |                   | Assignment of 02 Ques. given |
| March    | 12.03.2018<br>Monday   | IV-CSE-I  | 3    | Memory expansion, Static & dynamic memory types)                                                            |                   | Assignment of 02 Ques. given |
| March    | 15.03.2018<br>Thrusday | IV-CSE-I  | 3    | Cache memory (Associative & direct mapped cache organizations.                                              |                   | Assignment of 02 Ques. given |
| March    | 16.03.2018<br>Friday   | IV-CSE-I  | 4    | Goals of parallelism (Exploitation of concurrency, throughput enhancement); Amdahl's law                    |                   | Assignment of 02 Ques. given |
| March    | 26.03.2018<br>Monday   | IV-CSE-I  | 4    | Instruction level parallelism (pipelining, super<br>scaling –basic features)Processor level parallelism.    |                   | Assignment of 02 Ques. given |

| Month | Date & Day             | Sem-Class | Unit | Topic/Chapter covered                                                                                       | Academic activity | Test / assignment            |
|-------|------------------------|-----------|------|-------------------------------------------------------------------------------------------------------------|-------------------|------------------------------|
| April | 02.04.2018<br>Monday   | IV-CSE-I  |      | Instruction codes, computer register, computer instructions, timing and control reference instruction cycle |                   | Assignment of 02 Ques. given |
| April | 05.04.2018<br>Thrusday | IV-CSE-I  | 4    | Type of instructions, memory reference, type of instructions, memory reference, register reference          |                   | Assignment of 02 Ques. given |
| April | 06.04.2018<br>Friday   | IV-CSE-I  |      | I/O reference, accumulator logic, Control memory,Instruction Formats, Types of interrupts.                  |                   | Assignment of 02 Ques. given |
| April | 09.04.2018<br>Monday   | IV-CSE-I  | 4    | Micro-instruction formats, micro-program sequencer,<br>Stack Organization.                                  |                   | Assignment of 02 Ques. given |